# Nanyang Technological University School of Electrical and Electronic Engineering

# NTU-TUM MSc (IC Design) Programme Digital IC Design Course: NM6008

# **Laboratory Manual**

## Module 3

# Verilog Simulations and Synthesis of a Full-Adder

**Course Instructors: A/Prof Lim Meng Hiot** 

A/Prof Gwee Bah Hwee

**Dr Cheng Deruo** 

**Dr Cheng Juncheng** 

Sheng Shirui Zhang Han

#### **Section 1: Introduction**

This tutorial style laboratory manual document is meant for NTU-TUM Master of Science (MSc) course – Integrated Circuit (IC) Design, NM6008. It is a step-by-step guide for students who are new to the concept of Hardware Description Language (HDL), ultimately to provide students with the necessary understanding to begin designing circuits through HDL modelling. The preparation of the contents of this manual benefits from the contributions of the following individuals:

Assoc Prof Lim Meng Hiot Assoc Prof Gwee Bah Hwee
Dr Chong Kwen Siong Mr Farid Ahamed
Mr Ne Kyaw Zwa Lwin

The following sub-sections state the objectives, the design tools/process used and the experimental design information of this module – *Verilog Simulations and Synthesis of a Full-Adder*.

#### 1.1 Objectives:

The main objective of this module is to provide a quick introduction to Verilog as a Hardware Description Language (HDL) language for modelling and simulating digital ICs. The design example used is a combinational 1-bit full-adder. It will serve to familiarize students with the Synopsys IC design tools (and the associated design methodologies). The specific objectives include:

- (i) To construct a behavioural (functional) model of the full-adder using Verilog;
- (ii) To construct a test-bench for simulating/validating the full-adder;
- (iii) To synthesize the model of the full-adder into a netlist using the STM 65nm CMOS cell library;
- (iv) To understand the synthesis design flow;
- (v) To re-simulate/re-validate the netlist of the full-adder (with timing annotation) using the same test-bench in (ii);
- (vi) To perform power analysis on the full-adder.

### 1.2 Integrated Circuit (IC) Design Tools and Process Technology

Students will be trained to use the following IC design tools:

- Verilog Compiler Simulator (Synopsys)
- Design Vision (Synopsys)
- Power Compiler (Synopsys)

For more details on Synopsys IC design tools, the following documents are suggested for further reading:

\_\_\_, HDL Compiler<sup>TM</sup> for Verilog User Guide, Synopsys.
\_\_\_, VCS<sup>TM</sup> User Guide, Synopsys.
\_\_\_, Design Compiler<sup>TM</sup> User Guide. Synopsys.
\_\_\_, Design Vision<sup>TM</sup> for Verilog User Guide, Synopsys.
\_\_\_, Power Compiler<sup>TM</sup> User Guide, Synopsys

The process technology used is the STM 65nm CMOS fabrication process.

#### 1.3 Design Information

An adder is one of the most rudimentary circuit components used for arithmetic functions, including addition, subtraction, multiplication, division and etc. A 1-bit full-adder accepts 3 input signals (A, B and  $C_{in}$ ) and generates two output signals (S and  $C_{out}$ ), and the truth-table of the full-adder is tabulated in Table I.

Input Output В S  $\boldsymbol{A}$  $C_{in}$  $C_{out}$ 

Table I: Truth-table for a Full-Adder

The logic equations for the outputs can be formulated as follows:

$$S = A \oplus B \oplus C_{in}$$

$$C_{out} = (A \cdot B) \oplus (C_{in} \cdot (A \oplus B))$$

## **Section 2: Procedures**

#### 2.1 Behaviour Modelling and Simulations

#### A. Working Environment:

- 1. **Go** to your home directory on the desktop, and **choose** the folder "**Module3**".
- 2. In the folder "Module3", choose the folder "Behavioral".
- 3. In the folder "Behavioral", you should be able to see the following files.

```
./FullAdder.v
./FullAdder_tb.v
./synopsys_linux_vj-2014_cshrc
./InputVector.txt
./run
```

Now, you are ready to start your hands-on.

[Note: Save all your files in the current folder, i.e. "Behavioural"]

#### B. Creating a Behavioural Verilog Code

- 1. **Open** "FullAdder.v" using a Text Editor, i.e. **right-click** the file and **choose** "Text Editor".
- 2. Write the behavioral Verilog code, shown in Fig. 1, for the full-adder circuit.



Fig. 1 The Verilog code for the full-adder

3. **Save** the created code.

#### C. Creating a Test-bench

- 1. **Open** "FullAdder\_tb.v" using Text Editor.
- 2. **Fill in** Parts 1 to 3, as shown in Fig.2 (a) to (c) respectively, in the behavioral Verilog code for realizing a full-adder circuit:

```
10
11
       module FullAdder_tb;
12
13
       parameter N = 8;
       parameter DELAY = 50;
14
15
16
      reg CIN;
17
       reg A;
18
      reg B;
19
20
      wire S;
21
      wire COUT;
22
23
      //Input Vector
24
      reg [2:0] REG_DATA [N-1: 0];
25
      integer file1;
26
27
       integer i;
28
29
    FullAdder U1 (//inputs
30
                    .CIN(CIN),
31
                    .A(A),
32
                    .B(B),
33
                    //outputs
34
                    .S(S),
35
                    .COUT (COUT));
36
```

Fig. 2 (a) Part 1: Basic IO/signal declaration and mapping

Fig. 2 (b) Part 2: Insert the data vector

```
44
45
       initial
46
     begin
          CIN = 0;
47
48
          A = 0;
          B = 0;
49
50
          $fdisplay(file1,"No\tB\tA\tCIN\tS\tCOUT");
51
52
53
          for (i = 0; i < N; i = i + 1)
54
            begin
55
              {B, A, CIN} = REG_DATA[i];
56
57
              $fdisplay(file1,"%d\t%d\t%d\t%d\t%d\t%d\t%d", i, CIN, A, B, S, COUT);
58
59
              # (DELAY);
60
61
            end
62
          $fclose(file1);
63
64
          $finish;
65
        end
66
67
       initial
68
        begin
69
           #(100*DELAY);
           $finish;
70
71
         end
72
73
       endmodule
7.4
```

Fig. 2 (c) Part 3: Generate the test vector pattern

3. **Save** the created code.

#### D. Running Verilog Simulations

1. **Right-click** on the Desktop and **open** a Terminal. The Terminal will probably look like what is shown in Fig. 3.



Fig. 3 A Terminal opened in Linux

- 2. In the Terminal, **type in** the following commands.
  - >> cd /home/[your home directory name]/Module3/Behavioral
  - >> source synopsys\_linux\_vj-4201\_cshrc

[Note: The second command is to source the license to invoke the Synopsis tools]

3. In the Terminal, **type in** the following command.

>> vcs -debug +v2k ./FullAdder\_tb.v ./FullAdder.v

[Tip: you can copy and save the command in step 3 into the "run" file so that you do not need to re-type the command in the future]

4. **Check** the Terminal if any error message appears. If yes, PLEASE **re-check** your Verilog codes again and repeat step 3. You must **fix all** error messages! If no error message appears, **type in** the following command to invoke the GUI.

>> simv -gui

[Tip: you can copy and save the command in the step 4 into the "run" file so that you do not need to re-type the command in the future]

The Discovery Visualization Environment (DVE) GUI will be shown; see Fig. 4. You may explore the functions/tabs in the DVE GUI on your own.



Fig. 4 The Discovery Visualization Environment (DVE) GUI

- 5. The next step is to **simulate** the full-adder and to **visualize** the input and output waveforms. Before doing so, the file "**inputvector.txt**" has to be written to insert various input test patterns you wish to apply to the full-adder; see Section 2.1.C Part 2.
- 6. In the generated DVE GUI, **select** all the variables present under the hierarchy of FullAdder\_tb; **refer to** the middle column in the DVE GUI in Fig. 4.
- 7. **Right-click** on the selected variables, and **choose "Add To Waves"** and then **select** "New Wave View". A new DVE waveform GUI will pop up.
- 8. In the new popped-up DVE waveform window, **choose "simulator"** icon on the toolbar and then **select "Start/Continue"**.
- 9. You can now visualize the input and output waveforms. **Keep** only input and output variables (i.e. A, B, CIN, S, COUT) to get a clearer view of the circuit functionality; **delete** all other variables if any. An example is shown in Fig. 5.



Fig. 5 The DVE waveform window showing the input and output signals

10. **Answer** the question in Section 3.A.1 in page 21.

At this stage, if you have successfully gone through all the steps specified, you have completed the **Behavioral** simulation. Congratulations!

#### 2.2 Synthesis

The synthesis design flow will be carried out based on the Synopsys tool named "**Design Vision**" and on the STM 65nm CMOS process cell library.

#### A. Working Environment:

- 1. **Go** to your home directory on the Desktop, and **choose** the folder "**Module3**".
- 2. In the folder "Module3", choose the folder "Synthesis".
- 3. In the folder "Synthesis", you should be able to see the following files:

```
./.synopsys_dc.setup [Synopsys configuration file]
./ synopsys_linux_vj-2014_cshrc [setup file for the Synopsys tools]
./ common_setup_STM.tcl [setup file for the STM process]
```

4. In the folder "Synthesis", you should be able to see the following folders.

./ddc ./logs ./netlist ./scripts ./sources [Note: The arrangement of these folders is the Instructor's preference, and you can choose not to follow this kind of folder/file management if you know the synthesis design flow well]

5. **Copy** the "FullAdder.v" file (that you have designed in Section 2.1) into the folder "sources".

[Note: In this example, you have only one Verilog file. For multiple Verilog files, you should store all your Verilog files here if you wish to synthesize them]

6. In the folder "scripts", you should be able to see the following files:

```
./FullAdder.tcl
./MyDefaults.con
./ReadVerilogFiles.tcl
./report.tcl
./run_topdown.tcl
```

Now, you are ready to start your hands-on.

[Note: Save all your files in the current folder, i.e. "Synthesis"]

#### B. Understand the Basic Setups/Files

Attention: Refer to the Synopsys Design Vision Manual or DC Manual if you would like to know more. Sometimes, you may need to explore the chosen Process Design Kit (PDK) in order to know/obtain more information. If possible and applicable, please approach a software application engineer and/or a PDK application engineer for help.

1. **Open** "common\_setup\_STM.tcl" using Text Editor and **view** it as shown in Fig. 6. The file contains the setups on how the Instructor arranges the folder, and links various STM 65nm CMOS cell libraries. You should be able to obtain the file from any chosen PDK, and if necessary, you could modify the setups/configurations according to your preferred working style. **Close** this file.

Fig. 6 An example of the Synopsys configuration file "common\_setup\_STM.tcl"

2. **Open** "./scripts/MyDefaults.con" and view it as shown in Fig. 7. The file contains the basic constraints/specifications – these are deemed as default values set by the instructor. Please refer to the Synopsys DC manual if you would like to understand more. You can always create your constraints/specifications here. **Close** this file.

```
#### | Define clock or virtual clock for the modules
     #### --
     #### Define clock variables
     set CLK_PERIOD 20
set FIX_DELAY 10
set CLK_SKEW [expr ($CLK_PERIOD * 0.05)]
18
19
     set INPUT_DELAY [expr ($CLK_PERIOD * 0.15)]
set OUTPUT_DELAY [expr ($CLK_PERIOD * 0.15)]
     ## Create real clock if clock port is found
25
26
27
     if {[sizeof_collection [get_ports CLK]] > 0} {
        set CLK PORT CLK
        create_clock -period $CLK_PERIOD CLK
28
29
30
     ## Create virtual clock if clock port is not found
     if {[sizeof_collection [get_ports CLK]] == 0} {
         set CLK_PORT VCLK
33
34
        create_clock -period $CLK_PERIOD VCLK
35
36
     ## Apply default timing constraints for modules
     set_input_delay $IMPUT_DELAY -max -clock $CLK_PORT [remove_from_collection [all_inputs] $CLK_PORT] set_output_delay $OUTPUT_DELAY -max -clock $CLK_PORT [all_outputs]
     set_clock_uncertainty -setup $CLK_SKEW $CLK_PORT
     set_clock_uncertainty -hold $CLK_SKEW $CLK_PORT
     #### | Define Design Environment
     **** -
     ## Define variables
     set DRIVE_CELL HS65_GS_IVX2
     set DRIVE PIN (2)
set OUTPUT_LOAD [load_of CORE65GPSVT/HS65_GS_IVX2/A]
     set MAX_OUTPUT_LOAD [expr ($OUTPUT_LOAD *
51
52
     set WIRELOAD MODEL 10k
     set load $MAX OUTPUT LOAD [all outputs]
54
55
     set_drive 1.5 [all_inputs]
    ## If real clock, set infinite drive strength
if {[sizeof_collection [get_ports CLK]] > 0} {
         set drive 0 CLK
```

Fig. 7 An example of the constraint file "MyDefaults.con"

3. **Open** "./scripts/FullAdder.tcl" and view it as shown in Fig. 8. The file contains the additional constraints, if different from the default values, and the synthesis commands.

```
# Script file for constraining the design
 9
      set rpt_file "report.rpt"
10
      set design "FullAdder"
11
12
      current design FullAdder
13
      source "${script path}/MyDefaults.con"
14
15
      # Define design environment
16
     set load $MAX OUTPUT_LOAD [all_outputs]
17
     set driving cell -lib cell $DRIVE CELL [all inputs]
18
19
      # Define design constraints
     set_input_delay $INPUT_DELAY -clock $CLK_PORT [all_inputs]
20
     set output delay $OUTPUT DELAY -clock $CLK PORT [all outputs]
21
22
     set max area 0
23
24
      # Ungroup DesignWare parts
25
     set designware cells [get cells -filter "@is oper==true" *]
26 Fif {[sizeof collection $designware cells] > 0} {
27
         set ungroup $designware cells true
28
29
30
     set_fix_hold [all_clocks]
31
     compile
32
     write -format verilog -output ${netlist_path}/Syn_$design.v -hier
     write -format ddc -hierarchy -output "${ddc path}/${design}.ddc"
33
34
     write_sdf ${netlist_path}/Syn_$design.sdf
35
     source "${script path}/report.tcl"
```

Fig. 8 An example of the constraint file "FullAdder.tcl"

The following are some remarks.

- (i) In line 10, please make use the name "FullAdder" is the **SAME** as the name of the top module in your Behavioral Verilog file. **The same** principle shall apply to other designs in Modules 4 and 5.
- (ii) In line 12, please make use the name "FullAdder" is the **SAME** as the name of the top module in your Behavioral Verilog file. **The same** principle shall apply to other designs in Modules 4 and 5.
- (iii) In lines 30 to 35, the scripts are used to compile the design and generate the respective output files.

Close the file.

4. **Open** "./scripts/ReadVerilogFiles.tcl". There is only one command, i.e. to link the Verilog file, as show below. **Close** the file.

read\_verilog ./sources/FullAdder.v

[Note: For other projects which may have many Verilog files, please link all Verilog files in "ReadVerilog.tcl".]

5. **Open** "./scripts/run\_topdown.tcl". There are only two commands as shown below. The commands link all the required scripts together. **Close** the file.

```
source "${script_path}/ReadVerilogFiles.tcl"
source "${script_path}/FullAdder.tcl"
```

[Note: For other projects, please make the **NAMES** of the file/folder/module consistent to avoid any possible errors due to missing files/modules]

#### C. Using the Synopsys Tool – Design Vision

- 1. **Open** a Terminal. **Type in** the following commands in the Terminal to gain access to the Synopsys Design Vision synthesis tool and STM 65nm process library.
  - >> cd /home/[your directory name]/Module3/Synthesis
  - >> source sourcefiles
  - >> design\_vision &

The GUI is shown as below in Fig. 9.



Fig. 9 the GUI for Design Vision

- 2. Select "File" on the toolbar and then choose "Execute Script".
- 3. Choose the folder "scripts" and then select the file "run\_topdown.tcl"

[Note 1: For combinational logic synthesis, you will see many error messages. It is probably OK if these error messages relate to a clock signal. If not, please check your setup files and/or Verilog files to make sure that they are error-free.]

[Note 2: Instead of writing scripts, you could also use the GUI to insert all the commands in order to synthesize your design. However, it is quite common that you might need to re-synthesize your design many times (until it is error-free or you are happy with the result). Hence, writing scripts is still preferred.].

4. **Right-click** on the icon named FullAdder shown under the "**Logical Hierarchy**" tab and then **selects** "**Schematic View**". The gate level netlist of the full-adder is obtained and thus you can visualise the structural design of the developed full-adder as shown in Fig. 10.



Fig. 10 A viewer to display the full-adder

5. After the synthesis, you should be able to view two generated files in the "**netlist**" folder.

```
./netlist/Syn_FullAdder.v
./netlist/Syn_FullAdder.sdf
```

6. After the synthesis, you should be able to view a generated report in the "**logs**" folder. Take a look what the report tells you about your design.

./logs/report.rpt

7. **Answer** the question in Section 3.A.2 in page 21.

At this stage if you have successfully gone through all the steps, you would have completed the **Synthesis**. Congratulations!

#### 2.3 Post-Synthesis Simulations

The synthesized Verilog code has to be re-simulated to account for the delay introduced by the gates based on the STM 65nm CMOS cell library.

#### A. Working Environment:

- 1. **Go** to your home directory on the Desktop, and **choose** the folder "**Module3**".
- 2. In the folder "Module3", choose the folder "RTL".
- 3. In the folder "**RTL**", you should be able to see the following files.

```
./synopsys_linux_vj-2014_cshrc
./source files
./library.f
```

- 4. **Copy** the synthesized netlist (i.e. Syn\_FullAdder.v) and the standard delay format file (i.e. Syn\_FullAdder.sdf) in the folder "**RTL**". Refer back to Section 2.2.
- 5. **Copy** the test-bench file (i.e. FullAdder\_tb.v) and the input vector file (i.e. InputVector,txt) into to "**RTL**" folder. Refer back to Section 2.1.

Now, you are ready to start your hands-on. [Note: Save all your files in the current folder, i.e. "RTL"]

#### B. Modifying a Behavioural Verilog Code for Creating a Test-bench

1. **Open** "FullAdder\_tb.v" using Text Editor. **Insert** the following commands as follows:

As shown in line 9, note the "timescale 1ns / 1ps" in order to make time format compatible with the STM 65nm CMOS cell library.

```
8
9 'timescale 1ns / 1ps
10
11 module FullAdder_tb;
12
```

As shown in line 30, "initial \$sdf\_annotate("Syn\_FullAdder.sdf", U1);" to annotate the sdf file.

Take note of line 53, "\$vcdpluson(U1);" and in line 67, "\$vcdplusoff(U1);" to enable the features of recording all the switching profile.

```
52
          B = 0;
53
          $vcdpluson(U1);
54
55
          $fdisplay(file1,"No\tB\tA\tCIN\tS\tCOUT");
56
          for (i = 0; i < N; i = i + 1)
57
58
           begin
              {B, A, CIN} = REG_DATA[i];
59
60
61
              #(DELAY);
              $fdisplay(file1,"%d\t%d\t%d\t%d\t%d\t%d", i, CIN, A, B, S, COUT);
62
63
64
            end
65
66
          $fclose(file1);
67
          $vcdplusoff(U1);
68
          $finish;
```

2. **Save** the file.

#### C. Running Verilog Simulations

- 1. **Right-click** on Desktop and **open** a Terminal.
- 2. In the Terminal, **type in** the following commands:

```
>> cd /home/[your home directory name]/Module3/RTL >> source synopsys_linux_vj-2014_cshrc
```

3. In the Terminal, **type in** the following command:

```
>> vcs -debug +v2k ./FullAdder_tb.v ./Syn_FullAdder.v -f ./library.f
```

4. **Check** the Terminal to see if any error message appears. If yes, PLEASE **re-check** your Verilog codes again and repeat the step 3. You must **fix all** errors indicated by the error messages! If no error message appears, **type in** the following command to invoke the GUI.

>> simv -gui

[Tip: as mentioned earlier, you can copy and save the command in the "run" file so that you can re-run the command as many times as possible]

- 5. In the generated DVE GUI, **select** the relevant the variables present under the hierarchy of FullAdder\_tb.
- 6. **Right-click** on the selected variables and **choose "Add To Waves"** and then **select** "**New Wave View"**. A new DVE waveform GUI will pop up.
- 7. In the new popped-up DVE waveform window, **choose "simulator"** icon on the toolbar and then **select "Start/Continue"**.
- 8. You can now visualize the input and output waveforms.
- 9. If you **zoom into** the waveforms you can clearly identify the delay in the generation of output(s) after every input transition. An example is shown in Fig. 11.



Fig. 11 Waveforms with timing information

10. **Answer** the question in Section 3.A.3 in page 21.

At this stage if you have successfully gone through all the steps, you would have completed the **RTL** simulation. Congratulations!

#### 2.4 Power Simulations

The power simulations are based on the switching profile generated in Section 2.3.

#### A. Working Environment:

1. **Go** to your home directory on the Desktop, and **choose** the folder "**Module3**".

- 2. In the folder "Module3", choose "RTL".
- 3. In the folder "RTL", choose the folder "PowerAnalysis".
- 4. In the folder "PowerAnalysis", you should be able to see the following files:

```
./.synopsys_dc.setup
./run
```

Now, you are ready to start your hands-on.

[Note: Save all your files in the current directory, i.e. "PowerAnalysis"]

#### B. Simulating the Power Dissipation:

- 1. **Right-click** on Desktop and **open** a Terminal.
- 2. In the folder /Module3/RTL/PowerAnalysis/, modify common\_setup\_STM.tcl

In the line of set ADDITIONAL\_SEARCH\_PATH1, change the path from "/net/vlsiapp/usr6/library/STM/cmos065\_540/CORE65GPSVT/5.2/libs" to "home1/msc01/Desktop/TUM2024/Module3/Library" (modify this path as your own case)

- 3. **Type in** the following commands:
  - >> cd /home/[your home directory name]/Module3/RTL/PowerAnalysis
  - >> source ../sourcefiles
  - >> vpd2vcd ../inter.vpd inter.vcd
  - >> vcd2saif -i ./inter.vcd -o inter.saif
  - >> dc shell-xg-t

[Tip: you can save these commands into the "run" file].

- 4. **Type in** the following commands:
  - >> read\_verilog ../Syn\_FullAdder.v
  - >> current\_design FullAdder
  - >> link
  - >> read\_saif -input ./inter.saif -instance FullAdder\_tb/U1
  - >> report\_power >> "rpt\_power.txt"
  - >> report\_power -hier >> "rpt\_power\_hier.txt"
  - >> report\_power -hier -nosplit >> "rpt\_power\_hier\_nosplit.txt"
  - >> report\_power -cell >> "rpt\_power\_cell.txt"

[Tip: you can save these commands into the "run" file. For other project, please take note the file/module **NAMES**].

5. Four different reports namely "rpt\_power.txt", "rpt\_power\_cell.txt", "rpt\_power\_hier.txt", "rpt\_power\_hier\_nosplit.txt" will be generated upon executing the power simulation. Examine these reports, and answer the question in Section 3.A.4 in page 21.

At this stage if you have successfully follow through all the steps, you would have completed the **Power** simulation. Congratulations!

# **Section 3: Assignment Questions**

# A. Basic Questions

1. In Section 2.1, fill in the truth table based on your simulated waveforms.

| Time | Inputs |   |   | Output |   |
|------|--------|---|---|--------|---|
|      | CIN    | A | В | COUT   | S |
|      |        |   |   |        |   |
|      |        |   |   |        |   |
|      |        |   |   |        |   |
|      |        |   |   |        |   |
|      |        |   |   |        |   |
|      |        |   |   |        |   |
|      |        |   |   |        |   |
|      |        |   |   |        |   |

| 2. | In Section 2.2, refer to the file "report.rpt" and fill in the following:                                                               |
|----|-----------------------------------------------------------------------------------------------------------------------------------------|
|    | What are the gates used for realizing the full-adder?                                                                                   |
|    |                                                                                                                                         |
|    | The COUT delay of the full-adder                                                                                                        |
|    | The S delay of the full-adder                                                                                                           |
| 3. | In Section 2.3, based on the given simulated waveform, what are the worst-case delays for the COUT and S signals?                       |
| 4. | Compare the power dissipation generated by the "report.rpt" in Section 2.2 and by the reports in Section 2.4. Comment on these results. |
|    |                                                                                                                                         |
|    |                                                                                                                                         |

## **B.** Optional Questions

1. Write a Test-bench Verilog Code to generate all the different possible input pattern transitions?

[Hint: There are 56 patterns in total]

2. Carrying on from B1, find out the critical delay(s) for the full-adder. What are the possible value(s) of inputs (both the present inputs to the next inputs) that cause the critical delay(s)?